簡易檢索 / 詳目顯示

研究生: 陳品寰
Chen, Pin-Huan
論文名稱: 奈米製程之立體三維鐵電記憶體開發
Development of Three-Dimensional Ferroelectric Memory using Nanoscale Fabrication Process
指導教授: 蔡政翰
Tsai, Jeng-Han
李敏鴻
Lee, Min-Hung
口試委員: 蔡政翰
Tsai, Jeng-Han
李敏鴻
Lee, Min-Hung
陳奕君
Cheng, I-Chun
口試日期: 2023/07/24
學位類別: 碩士
Master
系所名稱: 電機工程學系
Department of Electrical Engineering
論文出版年: 2023
畢業學年度: 111
語文別: 中文
論文頁數: 36
英文關鍵詞: FinFETs, MFM, GAA, FTJ -Vertical
研究方法: 實驗設計法行動研究法主題分析
DOI URL: http://doi.org/10.6345/NTNU202301164
論文種類: 學術論文
相關次數: 點閱:124下載:0
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 由於科技快速的發展下,3C產品為了滿足更高的效能與更低的功耗,使得同面積下晶片內電晶體的密度必須不斷的翻倍,為了克服其無法避免的漏電流問題,電晶體架構從最初的平面式電晶體發展演變成了立體結構的鰭式電晶體FinFET再到最近幾年相當火熱的環繞式閘極電晶體GAAFET,進而使閘極能夠有效的控制通道。此外,由於鐵電材料的發現與突破應用於記憶體領域方面有極大的潛力,因此同樣獲得大量的關注與研究,而鐵電材料與CMOS製程優良的適應性與兼容性被視為未來可取代傳統NAND的明日之星。 此論文分成幾個部分,第一部分首先會先討論電晶體的演變以及方向,接著說明鐵電材料的發現以及應用。第二部分接著探討MFM鐵電電容過程中使用了TSRI的I-Line 365 nm曝光機、乾濕蝕刻、CVD化學氣象沉積、PVD物理氣象沉積與關鍵的ALD原子層沉積系統等等,重要部分有像是調整ALD中鋯(Zr)以及鉿(Hf)元素前驅物的比例及順序來開發出所謂的固溶體(Solid-Solution)結構以及超晶格(Superlattice)結構來與3D電晶體元件做搭配,其中反鐵電的特性使得耐久性(Endurance)與操作速度大幅提高,有望未來能夠在記憶體產業占有一席之地。第三部分為將鐵電材料應用於GAA的部分,本章節會詳細介紹如何使用SOI晶圓經過不同製程直到做出元件並且配合場發射穿透式電子顯微鏡(TEM)來對元件進行分析,其中重要的部分像是選擇曝光條件以及如何大幅使矽通道進行減薄也會在此章節詳細說明。第四部分為FTJ -Vertical電晶體之製程,使用搭配了超晶格(Superlattice) 之鐵電結構並且顯現了在小尺寸下依舊能夠展示出優異的鐵電特性以及相當適合應用於3D NAND 之架構。

    Due to the rapid development of technology, 3C products have continuously doubled the density of transistors on the same area in order to meet higher performance and lower power consumption requirements. To overcome the inevitable physical limitations, transistor structures have evolved from planar transistors to three-dimensional FinFETs and the recently popular Gate-All-Around Field-Effect Transistors (GAAFETs). All of these advancements aim to address the increasing leakage current issue caused by size scaling and enable effective control of the channel by the gate. Additionally, the discovery and breakthrough of ferroelectric materials have shown great potential in the field of memory, receiving significant attention and research. The excellent adaptability and compatibility of ferroelectric materials with CMOS processes make them a promising candidate to replace traditional NAND in the future.
    This paper is divided into several parts. In the first part, the evolution and direction of transistors will be discussed, followed by an explanation of the discovery and applications of ferroelectric materials. The second part focuses on the MIM ferroelectric capacitor process, which involves the use of equipment such as TSRI's I-Line 365 nm exposure machine, dry/wet etching, CVD chemical vapor deposition, PVD physical vapor deposition, and the key ALD atomic layer deposition system at the Nanotechnology Center of National Taiwan University. Important aspects include the adjustment of the proportions and sequence of Zr and Hf precursor materials in ALD to develop nano-laminated and superlattice structures, which are then combined with 3D transistor devices to demonstrate different characteristics. The anti-ferroelectric properties significantly enhance endurance and operational speed, potentially securing a position in the memory industry.
    The third part focuses on the application of ferroelectric materials in Gate-All-Around (GAA) transistors. This chapter provides a detailed introduction to the process flow from the initial SOI wafer to the final device, including analysis using transmission electron microscopy (TEM). Important aspects such as exposure conditions, parameters selection, and thinning of the silicon channel in GAA are thoroughly explained. The fourth part discusses the process of FTJ (Ferroelectric Tunnel Junction) -Vertical transistors. By utilizing ferroelectric structures with superlattices, these transistors demonstrate excellent ferroelectric characteristics even at small sizes, making them highly suitable for 3D NAND architectures.

    第一章 緒論1 1-1電晶體的演變1 1-2鐵電材料與鐵電記憶體3 第二章 MFM鐵電電容結構6 2-1介紹6 2-2鐵電電容製程7 2-2-1 濕式清潔7 2-2-2 電極以及介電層薄膜沉積8 2-2-3 閘極定義9 2-2-4結果與討論10 2-3總結11 第三章 閘極環繞式(GAA)鐵電電晶體12 3-1介紹12 3-2閘極環繞式(GAA)鐵電電晶體製程12 3-2-1 濕式清潔12 3-2-2 主動區定義13 3-2-3 通道縮減與蝕刻15 3-2-4 熱氧化16 3-2-5 第二次熱氧化18 3-2-6 閘極金屬與鐵電層沉積19 3-3結果與討論21 3-4總結23 第四章 Vertical-FTJ鐵電穿隧介面元件24 4-1介紹24 4-2 Vertical-FTJ鐵電穿隧介面元件製程25 4-2-1濕式清潔25 4-2-2零層蝕刻25 4-2-3絕緣層與字元線(Wordline)沉積26 4-2-4 Memory-Hale蝕刻與位元線(Bitline)沉積28 4-2-5位元線(Bitline)與字元線(Wordline)露出30 4-3結果與討論31 4-4 總結32 第五章 總結暨未來與展望33 5-1總結33 5-2未來與展望33 參考文獻34 自傳36 學術成就36

    [1]A. Rahman et al., "Reliability studies of a 22nm SoC platform technology featuring 3-D tri-gate, optimized for ultra low power, high performance and high density application," 2013 IEEE International Reliability Physics Symposium (IRPS), Monterey, CA, USA, 2013, pp. PI.2.1-PI.2.6, doi: 10.1109/IRPS.2013.6532105.
    [2]https://newsroom.lamresearch.com/Tech-Brief-FinFET-Fundamentals 2023/07/19
    [3]https://newsroom.ibm.com/2021-05-06-IBM-Unveils-Worlds-First-2-NanometerChip-Technology,-Opening-a-New-Frontier-for-Semiconductors
    [4]https://newsroom.lamresearch.com/FinFETs-Give-Way-to-Gate-All-Around 2023/07/19
    [5]Chilibon, Irinela, and José N. Marat-Mendes. "Ferroelectric ceramics by sol–gel methods and applications: a review." Journal of sol-gel science and technology 64 (2012): 571-611.
    [6]F. P. G. Fengler et al., "Comparison of hafnia and PZT based ferroelectrics for future non-volatile FRAM applications," 2016 46th European Solid-State Device Research Conference (ESSDERC), Lausanne, Switzerland, 2016, pp. 369-372, doi: 10.1109/ESSDERC.2016.7599663.
    [7]Milan Pešic et al., "Comparative Study of Reliability of Ferroelectric and AntiFerroelectric Memories" IEEE Trans Device Mater Reliab, VOL. 18, NO. 2, JUNE 2018
    [8]Verykios, Theodoros D., Domenico Balsamo, and Geoff V. Merrett. "Selective policies for efficient state retention in transiently-powered embedded systems: Exploiting properties of nvm technologies." Sustainable Computing: Informatics and Systems 22 (2019): 167-178. 44
    [9]C.-Y. Liao, Z.-F. Lou, C.-Y. Lin, A. Senapati, R. Karmakar, K.-Y. Hsiang, Z.-X. Li, W.-C. Ray, J.-Y. Lee, P.-H. Chen, F.-S. Chang, H.-H. Tseng, C.-C. Wang, J.-H. Tsai, Y.-T. Tang, S. T. Chang, C. W. Liu, S. Maikap*, and M. H. Lee*, “Superlattice HfO2-ZrO2 based Ferro-Stack HfZrO2 FeFETs: Homogeneous-Domain Merits Ultra-Low Error, Low Programming Voltage 4 V and Robust Endurance 10^9 cycles for Multibit NVM, ” Technical Digest, International Electron Device Meeting (IEDM), pp. 878-881, San Francisco, Dec. 3-7, 2022.
    [10]J.-Y. Lee, F.-S. Chang, K.-Y. Hsiang, P.-H. Chen, Z.-F. Luo, Z.-X. Li, J.-H. Tsai, C. W. Liu, and M. H. Lee*, “3D Stackable Vertical Ferroelectric Tunneling Junction (VFTJ) with on/off Ratio 1500x, Applicable Cell Current, Self-Rectifying Ratio 1000x, Robust Endurance of 10^9 Cycles, Multilevel and Demonstrated Macro Operation Toward High-Density BEOL NVMs, ” accepted by Symposium on VLSI Technology and Circuits, Kyoto, Japan, 11-16, June, 2023

    無法下載圖示 電子全文延後公開
    2028/07/31
    QR CODE