簡易檢索 / 詳目顯示

研究生: 李芳立
Li, Fang-Li
論文名稱: 新穎架構之高效能負電容場效電晶體設計
Novel Design of High-performance Negative-capacitance Field Effect Transistors
指導教授: 劉傳璽
Liu, Chuan-Hsi
莊紹勳
Chung, Shao-Shiun
學位類別: 碩士
Master
系所名稱: 機電工程學系
Department of Mechatronic Engineering
論文出版年: 2019
畢業學年度: 108
語文別: 中文
論文頁數: 70
中文關鍵詞: 汲極/源極耦合式負電容場效電晶體短通道效應零遲滯
英文關鍵詞: source/drain coupling NCFET, remote scattering, short channel effect, hysteresis-free
DOI URL: http://doi.org/10.6345/NTNU201901148
論文種類: 學術論文
相關次數: 點閱:213下載:0
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 物聯網時代來臨,在先進物聯網技術下,數據之儲存、傳輸、感測都需要超低功耗電晶體(ultra-low power transistor)作為基礎,傳統之金屬氧化物半導體場效電晶體(MOSFET)因受限於波茲曼限制(Boltzmann limit),於室溫下之次臨界擺幅(subthreshold swing)永遠大於或等於60 mV/decade,為了實現超低功耗電晶體之目標,在超低操作電壓下將汲極電流提升並降低次臨界擺幅且低於60 mV/decade將是主要目標。

    近年陸續研究出包括鰭式電晶體(Fin Field Effect Transistor, FinFET)、穿隧式電晶體(Tunnel Field Effect Transistor, TFET)、負電容場效電晶體(Negative Capacitance Field Effect Transistor, NCFET)等新世代超低功耗電晶體,負電容場效電晶體是唯一兼具同時提升開狀態汲極電流(I¬on)且降低次臨界擺幅潛力之超低功耗電晶體,也是本實驗之研究對象。

    本次實驗將以負電容場效電晶體為基礎,將MIM架構之鐵電材料(HZO MIM)與金屬氧化物半導體場效電晶體做連接,並將傳統之閘極耦合式負電容場效電晶體(gate coupling NCFET)與本次實驗所研發之新式汲極/源極耦合式負電容場效電晶體(source/drain coupling NCFET)進行比較。實驗結果發現,傳統架構負電容場效電晶體之有效電荷遷移率( eff)受負電容效應影響而急劇降低,由HZO電偶極擾動產生之遠端散射(remote scattering)將在通道引發嚴重之聲子散射現象(phonon scattering event),進而導致有效電荷遷移率降低,最終影響開狀態汲極電流的表現,而遠端散射現象可藉由將閘極氧化層電容提升,以極大之極化(polarization)能力將HZO之電偶極對齊,以降低遠端散射現象,進而使有效電荷遷移率之下降適度減緩,但此法牽涉到MIM鐵電材料與MOSFET閘極氧化層電容(Cox)之匹配問題,為求直接且全面的改善,本次實驗提出新式之並聯架構負電容場效電晶體。

    以降低遠端散射現象並提升開狀態汲極電流(I¬on)為目標,本次實驗研發汲極/源極耦合式負電容場效電晶體(source / drain coupling NCFET),經實驗證明,將MIM架構之HZO鐵電材料與傳統之金屬氧化物半導體場效電晶體進行並聯將有效降低由HZO電偶極所引發之遠端散射現象,通道載子將不再受聲子散射現象影響,明顯提升有效電荷遷移率,並實現同時放大開狀態汲極電流與降低次臨界擺幅(< 60 mV/decade)之目標。

    除了上述由汲極/源極耦合式負電容場效電晶體所帶來之效益,本實驗亦針對短通道效應(short channel effect)進行探討,隨著汲極電壓增加,汲極引發之能障降低(DIBL)將更為嚴重,使閘極對於通道之控制能力降低,使得次臨界擺幅上升,而汲極/源極耦合式負電容場效電晶體已證明具有減緩汲極引發之能障降低之潛力,並能在施加適當之汲極電壓時達成零遲滯(non-hysteresis)之負電容場效電晶體。總之,本新穎結構的負電容場效電晶體,不只可以大幅提升Ion電流,亦有不錯的次臨界擺幅,適合於低電壓及低功耗用途。

    In the internet of thing (IoT) era, more and more edge devices need to be accessed or transmit data to each other. The IoT is expected to be a smart and highly efficient platform in every industry. To realize IoT, ultra low power transistors are a prerequisite. In this point, negative capacitance field effect transistors (NCFETs) have come into the place because of their capability for achieving steeper subthreshold swing (< 60mV/decade) and larger on-current (Ion) simultaneously.

    To realize a high-performance NCFET, not only the capacitance matching between ferroelectric HZO MIM and MOSFET but also how effective mobility is affected by HZO dipoles. Though the overall gate capacitance is greatly enhanced by NC effect, it does not guarantee the enhancement of drain current (Ion) because of the serious mobility degradation. In this work, we observed that NCFET with conventional architecture (gate coupling) has fair effective mobility ( eff), which eventually influenced the Ion¬ performance.

    In order to rule out the issue of mobility degradation, we suggest a new architecture of source/drain coupling NCFET. With this approach, the channel carriers will not be affected by NC effect and subsequently enhanced the effective mobility. Furthermore, we have developed the experimental method to extract NC values, so not only the improvement of effective mobility, but also we have gained another benefit from the NC effect.

    In the experiment of short channel effect, since the dipole built-in field of HZO enhances the gate controllability of MOSFET, drain coupling and source coupling show lower Vth. Moreover, they cause a decrease of DIBL with increasing Vds. Therefore, by integrating these desirable characteristics in NCFET, a high performance NCFET with Ion improvement and lower subthreshold swing can be achieved, which provides a potential candidate for low voltage and low power applications in the future.

    第一章 緒論 1 第一節 研究動機與方向 1 第二節 本論文之研究架構 2 第二章 文獻探討 4 第一節 負電容場效電晶體簡介 4 第二節 負電容場效電晶體之操作機制 4 第三章 研究方法 6 第一節 實驗概述 6 第二節 元件製備 6 第三節 實驗設備 7 第四節 實驗方法 7 第四之一節 I-V特性分析 8 第四之二節 C-V量測 8 第四之三節 有效電荷遷移率量測 9 第四章 閘極耦合式負電容場效電晶體之電性分析 20 第一節 閘極耦合式負電容場效電晶體架構分析 20 第二節 閘極耦合式負電容場效電晶體之負電容效應檢視 21 第三節 HZO MIM跨壓量測與分析 21 第四節 HZO MIM跨壓之電位擾動與次臨界擺幅之量測分析 22 第五節 直流電性分析 23 第六節 負電容場效電晶體在不同通道寬度設定下之電性分析 23 第七節 電容量測分析 24 第八節 電荷有效遷移率( eff)之量測分析 25 第九節 負電容效應造成之遠程散射與其影響 26 第五章 汲極/源極耦合式負電容場效電晶體電性分析 46 第一節 汲極/源極耦合式負電容場效電晶體介紹 46 第二節 汲極/源極耦合式負電容場效電晶體之原理與操作機制 46 第三節 汲極/源極耦合式負電容場效電晶體之直流電性分析 47 第四節 並聯架構負電容場校電晶體之短通道效應分析 49 第六章 結論 65 參考文獻 69

    英文文獻

    E. Ko, J. W. Lee, and C. Shin, “Negative Capacitance FinFET with Sub-20-mV/decade Subthreshold Slope and Minimal Hysteresis of 0.48 V,” IEEE Electron Device Letters, vol. 38, no. 4, pp. 418-421, April 2017.
    H. Ota, S. Migita, J. Hattori, K. Fukuda, and A. Toriumi, “Structural Advantages of Silicon-on-insulator FETs over FinFETs in Steep Subthreshold-swing Operation in Ferroelectric-gate FETs,” Japanese Journal of Applied Physics, vol. 56, 04CD10, March 2017.
    Y. C. Luo, E. R. Hsieh, C. J. Su, S. S. Chung, T. P. Chen, S. A. Huang, T. J. Chen, and O. Cheng, “A Novel Experimental Approach to Extracting Negative Capacitances: Newly Found Negative DIBL Effect in 14nm NC-FinFET and the Way to Achieve Hysteresis-free,” IEEE SSDM, pp. 189-190, 2018.
    S. Salahudin, “Review of Negative Capacitance Transistors,” IEEE VLSI-TSA, pp. 1-1, April 2016.
    S. Salahuddin and S. Datta, “Use of Negative Capacitance to Provide Voltage Amplification for Low Power Nanoscale Devices,” Nano Letters, vol. 8, no. 2, pp. 405-410, Feb. 2008.
    A. I. Khan, K. Chatterjee, J. P. Duarte, Z. Lu, A. Sachid, S. Khandelwal, R. Ramesh, C. Hu, and S. Salahuddin, “Negative Capacitance in Short-Channel FinFETs Externally Connected to an Epitaxial Ferroelectric Capacitor,” IEEE Electron Device Letters, vol. 99, no. 11, pp. 111-114, 2015.
    A. I. Khan, D. Bhowmik, P. Yu, S. J. Kim, X. Pan, R. Ramesh, and S. Salahuddin “Experimental Evidence of Ferroelectric Negative Capacitance in Nanoscale Heterostructures,” Applied Physics Letters, vol. 99, no. 11, pp. 113501-1-113501-3, Sep. 2011.
    W. Gao, A. I. Khan, X. Marti, C. Nelson, C. Serrao, J. Ravichandran, R. Ramesh, and S. Salahuddin, “Room-Temperature Negative Capacitance in a Ferroelectric–Dielectric Superlattice Heterostructure,” Nano letters, 14, no. 10 ,p.p. 5814- 5819, Sep. 2014.
    A. I. Khan, K. Chatterjee, B. Wang, S. Drapcho, L. You, C. Serrao, S. R. Bakaul, R. Ramesh, and S. Salahuddin, “Negative Capacitance in a Ferroelectric Capacitor,” Nature materials, vol. 14, no. 2, pp. 182- 186, Jan. 2015.
    K. S. Li, P. G. Chen, T. Y. Lai, C. H. Lin, C. C. Cheng, C. C. Chen, Y. J. Wei, Y. F. Hou, M. H. Liao, M. H. Lee, M. C. Chen, J. M. Sheih, W. K. Yeh, F. L. Yang, S. Salahuddin, and C. Hu, “Sub-60mV-swing Negative-capacitance FinFET without Hysteresis,” IEEE International Electron Devices Meeting (IEDM), pp. 620-623, Dec. 2015.
    W. X. You, C. P. Tsai, and P. Su, “Short-Channel Effects in 2D Negative-Capacitance Field-Effect Transistors,” IEEE Transactions on Electron Devices, vol. 65, no. 4, pp. 1604-1610, April 2018.
    Y. C. Luo, F. L. Li, E. R. Hsieh, C. H. Liu, S. S. Chung, T. P. Chen, S. A. Huang, T. J. Chen, and O. Cheng, “The Guideline on Designing a High Performance NC MOSFET by Matching the Gate Capacitance and Mobility Enhancement,” IEEE VLSI-TSA, pp. 102-103, 2019.

    無法下載圖示 本全文未授權公開
    QR CODE