簡易檢索 / 詳目顯示

研究生: 鄧凱駿
Deng, Kai-Jyun
論文名稱: 28 GHz鏡像訊號抑制接收機設計
Design of a 28 GHz Image Rejection Receiver
指導教授: 蔡政翰
Tsai, Jeng-Han
口試委員: 李威璁
LI, WEI-CONG
林文傑
LIN, WUN-JIE
蔡政翰
TSAI, Jeng-Han
口試日期: 2022/08/15
學位類別: 碩士
Master
系所名稱: 電機工程學系
Department of Electrical Engineering
論文出版年: 2022
畢業學年度: 110
語文別: 中文
論文頁數: 159
中文關鍵詞: 互補式金氧半導體製程低雜訊放大器鏡像抑制混頻器高鏡像抑制LO匹配網路雜訊抑制電感
英文關鍵詞: Complementary Metal Oxide Semiconductor (CMOS), Low Noise Amplifier (LNA), Image Reject Mixer, High image rejection, LO matching network, Noise Suppression technique
研究方法: 實驗設計法
DOI URL: http://doi.org/10.6345/NTNU202201613
論文種類: 學術論文
相關次數: 點閱:144下載:17
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 隨著毫米波頻段的發展,在毫米波射頻收發器中,低雜訊放大器及混頻器為射頻收發機的重要的元件。由於近年來互補式金氧半導體製程(CMOS)的發展愈趨前瞻,近年來一些射頻電路整合成的射頻模組也逐漸出現在市場上,因此本論文將使用TSMC 180nm CMOS製程,計實現28 GHz鏡像抑制接收器模組。
    第一個電路為28 GHz低雜訊放大器,使用串接兩極疊接組態結構,透過在疊接組態中加入匹配電感對雜訊進行抑制。當供應電壓Vdd為2.4 V,Vg1、Vg2分別為0.8 V、2 V時,量測在27.2 GHz有最大增益14.7 dB,雜訊指數在26 ~ 34 GHz雜訊指數小於6 dB,OP1dB約為-7.25 dBm,電路直流功率消耗約為10.87mW,整體晶片面積佈局為615 μm × 410 μm。
    第二個電路為28 GHz鏡像抑制混頻器,為一降頻器,射頻訊號由RF端進入後透過威爾金森功率合成器(Wilkinson Power Combiner)將訊號分配到I/Q混頻器中,LO端則是用耦合器和馬相巴倫構成的四相位產生器將差90度的正交的差動訊號輸入到I/Q混頻器中,IF端是以二階多相位濾波器(Poly Phase Filter)將輸出的四相位訊號合併成差動訊號。在LO驅動功率為3 dBm時,電晶體閘極偏壓在0.6V時,頻帶約為25 ~ 31 GHz,轉換增益(Conversion Loss)約為-20.48 dB,鏡像拒斥比在RF頻率28 GHz時為-47.18 dB,OP1dB約為-17.33 dBm,LO對RF、LO對IF隔離度皆小於-50 dB,電路直流功率消耗約為0 mW,整體晶片面積佈局為800 μm × 700 μm。
    第三個電路為28 GHz鏡像抑制接收器,由上述介紹的兩電路組成,由第一極的低雜訊放大器抑制雜訊並放大接收到的訊號,再由第二極的鏡像抑制混頻器做降頻和鏡像訊號抑制。當混頻器閘極電壓為0.6V、LO驅動功率供給3 dBm時,在頻率為28 GHz有最大的轉換增益約為-6.4 dB,RF頻寬鏡像拒斥比在20 GHz ~ 28 GHz小於-40 dB,IF頻寬鏡像拒斥比在在3 GHz ~ 5 GHz小於-40 dB,當LO頻率固定在25 GHz、RF頻率固定在28 GHz,LO驅動功率為3 dBm, OP1dB約為-27.15 dBm,LO到IF還是LO到RF的隔離度都有在-50 dB以下,直流功率消耗約為19.6 mW,整體晶片面積佈局為1200 μm × 700 μm。

    With the development of the millimeter-wave frequency band, low-noise amplifiers and mixers are important components in millimeter-wave RF transceivers. Due to the advancement of the complementary metal oxide semiconductor process (CMOS), some RF modules integrated with RF circuits have gradually appeared in the market in recent years. Therefore, this paper will use the TSMC 180nm CMOS process to achieve 28 GHz image rejection receiver module.
    The first circuit is a 28 GHz low-noise amplifier, which is composed of a two-stage cascode structure. Noise suppression is achieved by adding matched inductors to the cascode structure. When the supply voltage Vdd is 2.4 V, and Vg1 and Vg2 are 0.8 V and 2 V, respectively, the maximum gain is 14.7 dB at 27.2 GHz, and the noise figure is less than 6 dB at 26 ~ 34 GHz. The output power 1-dB gain compression point is about -7.25 dBm, the circuit DC power consumption is about 10.87mW, and the overall chip layout area is 615μm × 410μm.
    The second circuit is a 28 GHz image rejection mixer, which is a down-converter. The RF signal enters from the RF end than the signal distributes to the mixer of the I/Q path through the Wilkinson Power Combiner. At the LO end we use a four-phase generator composed of a coupler and two Marchand Blaun baluns to create the quadrature differential signal with a difference of 90 degrees into the I/Q mixer, and at the IF end a second-order polyphase filter(Poly Phase Filter) is utilized to combines the output four-phase signal into a differential signal. When the LO drive power is fixed at 3 dBm and the transistor gate bias is 0.6V, the conversion gain (Conversion Loss) is about -20.48 dB at 25 ~ 31 GHz, and when the RF frequency is 28 GHz, the image rejection ratio is -47.18 dB, the output power 1-dB gain compression point is about -17.33 dBm, RF to LO and RF to IF isolation are less than -50 dB, the circuit DC power consumption is about 0 mW, and the overall die layout area is 800 μm × 700 μm.
    The third circuit is a 28 GHz image-reject receiver, which consists of the two circuits described above. The first stage is a low-noise amplifier that suppresses noise and amplifies the received signal, and the second stage is an image-reject mixer to convert the received signal and suppress image signals. When the gate voltage of the mixer is 0.6V and the LO driving power is fixed at 3 dBm, the conversion gain is about -6.4 dB at 28 GHz, and the image rejection ratio is less than -40 dB at 20 GHz to 28 GHz.IF bandwidth image rejection ratio is less than -40 dB at 3 GHz to 5 GHz, when the LO frequency is fixed at 25 GHz, the RF frequency is fixed at 28 GHz, the LO drive power is 3 dBm, and the output power 1-dB gain compression point the OP1dB is about -27.15 dBm, the isolation from LO to IF or LO to RF is below -50 dB, the DC power consumption is about 19.6 mW, and the overall chip layout area is 1200 μm × 700 μm.

    摘 要 i ABSTRACT iii 誌 謝 v 目錄 vii 圖 目 錄 x 表 目 錄 xix 第一章 緒論 1 1.1 研究背景與動機 1 1.2 文獻探討 2 1.2.1 低雜訊放大器 2 1.2.2 28 GHz鏡像訊號抑制混頻器 3 1.2.3 28 GHz鏡像訊號抑制接收器 4 1.3 研究成果 5 1.4 論文架構 7 第二章 28 GHz低雜訊放大器設計 8 2.1 簡介 8 2.2 低雜訊放大器之設計參數 9 2.2.1 散射參數(S-parameters) 9 2.2.2 穩定度(Stability) 10 2.2.3 線性度(Linearity) 10 2.2.4 雜訊指數(Noise Figure, NF) 11 2.3 共源級組態和與疊接組態架構分析 12 2.3.1 共源級組態分析 13 2.3.2 疊接組態分析 18 2.3.3 架構選擇 23 2.3.4 疊接組態電晶體尺寸最佳化 25 2.4 28 GHz低雜訊放大器設計 31 2.4.1 電路架構 31 2.4.2 匹配網路設計 32 2.4.3 旁路電路設計 39 2.5 低雜訊放大器之模擬結果 42 2.6 低雜訊放大器之量測結果 49 2.7 結果與討論 56 2.8 總結 58 第三章 28 GHz鏡像抑制混頻器設計 60 3.1 簡介 60 3.2 混頻器之架構 61 3.2.1 單端輸入輸出混頻器(Single-Ended Mixer) 61 3.2.2 單端平衡混頻器(Single-Balanced Mixer) 62 3.2.3 雙端平衡混頻器(Double-Balanced Mixer) 63 3.2.4 被動電阻式環形混頻器(Passive Resistive Ring Mixer) 64 3.2.5 鏡像抑制混頻器(Image-Rejection Mixer, IR Mixer) 65 3.3 鏡像抑制混頻器之設計參數 67 3.3.1 轉換增益/損耗(Conversion Gain/Loss) 67 3.3.2 線性度 (Linearity) 67 3.3.3 鏡像拒斥比(Image Rejection Ratio, IRR) 68 3.3.4 隔離度(Isolation) 69 3.4 鏡像抑制混頻器設計 70 3.4.1 混頻器電晶體尺寸與偏壓分析選擇 70 3.4.2 RF端與LO端Marchand Blaun設計 81 3.4.3 耦合器(Coupler) 87 3.4.4 匹配網路設計 90 3.4.5 多相位濾波器(Poly Phase Filter) 94 3.4.6 威爾金森功率合成器(Wilkinson Power Combiner) 97 3.5 鏡像抑制混頻器之模擬結果 99 3.5.1 單路混頻器模擬結果 99 3.5.2 鏡像抑制混頻器模擬結果 104 3.6 總結 110 第四章 28GHz 鏡像抑制接收器 111 4.1 簡介 111 4.2 收發機混頻器比較 111 4.3 收發機之常見架構 112 4.3.1 外差式接收機(Heterodyne Receiver) 112 4.3.2 雙中頻外差式接收機(Dual-IF Heterodyne Receiver) 113 4.3.3 同差式接收機(Homodyne Receiver) 114 4.4 28 GHz低雜訊放大器 115 4.5 28 GHz鏡像抑制混頻器 115 4.6 28 GHz鏡像抑制接收器設計 115 4.7 28 GHz鏡像抑制接收器模擬結果 116 4.8 28 GHz鏡像抑制接收器量測結果 125 4.9 結果與討論 146 4.9.1 製成電晶體變異對轉換增益和鏡像拒斥比影響 146 4.9.2 混頻器閘極偏壓對轉換增益和鏡像拒斥比影響 147 4.9.3 PPF電磁模擬模型對轉換增益和鏡像拒斥比影響 148 4.9.4 PPF電容電阻變異對轉換增益和鏡像拒斥比影響 149 4.10 總結 151 第五章 結論 153 參 考 文 獻 154 自  傳 159 學 術 成 就 159

    [1] D. Goovaerts, FCC unanimously opens nearly 11 GHz of spectrum for 5G [Online], Available:https://www.ecnmag.com/news/2016/07/fcc-unanimously-opens-nearly-11-ghz-spectrum-5g, 2016
    [2] G. O. Arican, B. Dokmetas, N. Akcam and E. Yazgan, "28-36 GHz MMIC LNA Design for Satellite Applications," 2019 11th International Conference on Electrical and Electronics Engineering (ELECO), 2019, pp. 726-729
    [3] G. O. Arican, N. Akcam and E. Yazgan, "Ku-Band MMIC LNA Design for Space Applications," 2019 6th International Conference on Electrical and Electronics Engineering (ICEEE), 2019, pp. 274-278
    [4] G. Polli et al., "Ka-/V-band self-biased LNAs in 70 nm GaAs/InGaAs Technology," 2018 14th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME), 2018, pp. 197-200
    [5] C. Zhang, F. Zhang, S. Syed, M. Otto and A. Bellaouar, "A Low Noise Figure 28GHz LNA in 22nm FDSOI Technology," 2019 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2019, pp. 207-210
    [6] C. Zhao and K. Kang, "A Ku-band Miniaturized LNA in 0.18-µm CMOS Process for Low-cost Phased Array Application," 2019 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), 2019, pp. 1-3
    [7] X. Xu, S. Li, L. Szilagyi, P. V. Testa, C. Carta and F. Ellinger, "A 28 GHz and 38 GHz Dual-Band LNA Using Gain Peaking Technique for 5G Wireless Systems in 22 nm FD-SOI CMOS," 2020 IEEE Asia-Pacific Microwave Conference (APMC), 2020, pp. 98-100
    [8] S. Kong, H. -D. Lee, S. Jang, J. Park, K. -S. Kim and K. -C. Lee, "A 28-GHz CMOS LNA with Stability-Enhanced Gm-Boosting Technique Using Transformers," 2019 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2019, pp. 7-10
    [9] M. Keshavarz Hedayati, A. Abdipour, R. Sarraf Shirazi, C. Cetintepe and R. B. Staszewski, "A 33-GHz LNA for 5G Wireless Systems in 28-nm Bulk CMOS," in IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 65, no. 10, pp. 1460-1464, Oct. 2018
    [10] Y. -T. Lo and J. -F. Kiang, "Design of Wideband LNAs Using Parallel-to-Series Resonant Matching Network Between Common-Gate and Common-Source Stages," in IEEE Transactions on Microwave Theory and Techniques, vol. 59, no. 9, pp. 2285-2294, Sept. 2011
    [11] I. C. H. Lai and M. Fujishima, "An Integrated 20-26 GHz CMOS Up-Conversion Mixer with Low Power Consumption," 2006 Proceedings of the 32nd European Solid-State Circuits Conference, 2006, pp. 400-403
    [12] E. Zheng and D. Zhao, "A Ka-band Up-Conversion Mixer in 65-nm CMOS," 2021 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA), 2021, pp. 147-148
    [13] Y. -T. Chang and H. -C. Lu, "An E-Band Gate-Pump SSB Mixer for Vital Signs Doppler Radar," 2018 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), 2018, pp. 1-3
    [14] M. -H. Wu, J. -H. Tsai and T. -W. Huang, "Ka-Band Calibration-Free High Image-Rejection Up/Down Mixers With 117% Fractional IF Bandwidth for SATCOM Applications," in IEEE Access, vol. 8, pp. 182133-182145, 2020
    [15] C. Huynh, J. Lee and C. Nguyen, "A K-band SiGe BiCMOS fully integrated up-conversion mixer," 2013 Asia-Pacific Microwave Conference Proceedings (APMC), 2013, pp. 185-187
    [16] J. -H. Tsai, "Design of 1.2-V Broadband High Data-Rate MMW CMOS I/Q Modulator and Demodulator Using Modified Gilbert-Cell Mixer," in IEEE Transactions on Microwave Theory and Techniques, vol. 59, no. 5, pp. 1350-1360, May 2011
    [17] P. Liu et al., "A 15-27 GHz Low Conversion Loss and High Isolation Resistive Ring Mixer for Direct Conversion Receiver," 2019 International Conference on Microwave and Millimeter Wave Technology (ICMMT), 2019, pp. 1-3
    [18] J. -H. Chen, C. -C. Kuo, Y. -M. Hsin and H. Wang, "A 15-50 GHz broadband resistive FET ring mixer using 0.18-µm CMOS technology," 2010 IEEE MTT-S International Microwave Symposium, 2010, pp. 784-787
    [19] F. Zhu, K. Wang and K. Wu, "Design Considerations for Image-Rejection Enhancement of Quadrature Mixers," in IEEE Microwave and Wireless Components Letters, vol. 29, no. 3, pp. 216-218, March 2019
    [20] C. -Y. Chen, J. -L. Lin and H. Wang, "A 38-GHz High-Speed I/Q Modulator Using Weak-Inversion Biasing Modified Gilbert-Cell Mixer," in IEEE Microwave and Wireless Components Letters, vol. 28, no. 9, pp. 822-824, Sept. 2018
    [21] M. -Y. Huang, T. Chi, F. Wang, S. Li, T. -Y. Huang and H. Wang, " A 24.5-43.5GHz Compact RX with Calibration-Free 32-56dB Full-Frequency Instantaneously Wideband Image Rejection Supporting Multi-Gb/s 64-QAM/256-QAM for Multi-Band 5G Massive MIMO," 2019 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2019, pp. 275-278
    [22] J. -Y. Hsieh, T. Wang and S. -S. Lu, "A 90-nm CMOS V-Band Low-Power Image-Reject Receiver Front-End With High-Speed Auto-Wake-Up and Gain Controls," in IEEE Transactions on Microwave Theory and Techniques, vol. 64, no. 2, pp. 541-549, Feb. 2016
    [23] 童義倫,38GHz鏡像抑制混頻器與可變增益放大器設計,國立臺灣師範大學電機工程學系研究所碩士論文,2020年
    [24] 林芳銘,3.5GHz向量合成式相移器與38GHz鏡像抑制降頻器設計,國立臺灣師範大學電機工程學系研究所碩士論文,2019年
    [25] P. Song and H. Hashemi, "mm-Wave Mixer-First Receiver with Passive Elliptic Low-pass Filter," 2020 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2020, pp. 271-274
    [26] C. Wilson and B. Floyd, "20–30 GHz mixer-first receiver in 45-nm SOI CMOS," 2016 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2016, pp. 344-347
    [27] D. Gharaba and E. Cohen, "A 2mW, 60GHz Mixer First I/Q Receiver in 28nm CMOS," 2021 IEEE Texas Symposium on Wireless and Microwave Circuits and Systems (WMCS), 2021, pp. 1-5
    [28] B. Razavi, "A mm-Wave CMOS Heterodyne Receiver with On-Chip LO and Divider," 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, 2007, pp. 188-596
    [29] C. Li, O. El-Aassar, A. Kumar, M. Boenke and G. M. Rebeiz, "LNA Design with CMOS SOI Process-l.4dB NF K/Ka band LNA," 2018 IEEE/MTT-S International Microwave Symposium - IMS, 2018, pp. 1484-1486
    [30] A. A. Nawaz, J. D. Albrecht and A. Çağrı Ulusoy, "A Ka/V Band-Switchable LNA With 2.8/3.4 dB Noise Figure," in IEEE Microwave and Wireless Components Letters, vol. 29, no. 10, pp. 662-664, Oct. 2019
    [31] F. Ellinger, "26-42 GHz SOI CMOS low noise amplifier," in IEEE Journal of Solid-State Circuits, vol. 39, no. 3, pp. 522-528, March 2004
    [32] David M. Pozar, Microwave Engineering, 4/e, Wiley, 2011
    [33] Razavi, Behzad, RF Microelectronics, Pretice Hall, 2011
    [34] C. -L. Kuo, B. -J. Huang, C. -C. Kuo, K. -Y. Lin and H. Wang, "A 10–35 GHz Low Power Bulk-DrivenMixer Using 0.13 μm CMOS Process," in IEEE Microwave and Wireless Components Letters, vol. 18, no. 7, pp. 455-457, July 2008
    [35] J. -Y. Hsieh, T. Wang and S. -S. Lu, "A 90-nm CMOS V-Band Low-Power Image-Reject Receiver Front-End With High-Speed Auto-Wake-Up and Gain Controls," in IEEE Transactions on Microwave Theory and Techniques, vol. 64, no. 2, pp. 541-549, Feb. 2016
    [36] M. Frounchi, C. Coen, C. D. Cheon, N. Lourenco, W. Williams and J. D. Cressler, "A V-Band SiGe Image-Reject Receiver Front-End for Atmospheric Remote Sensing," 2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), 2018, pp. 223-226
    [37] D. Parveg, M. Varonen, M. Kantanen and J. Pusa, "A Full Ka-band Highly Linear Efficient GaN-on-Si Resistive Mixer," 2021 IEEE MTT-S International Microwave Symposium (IMS), 2021, pp. 645-648
    [38] F. Quadrelli et al., "A Broadband 22–31-GHz Bidirectional Image-Reject Up/Down Converter Module in 28-nm CMOS for 5G Communications," in IEEE Journal of Solid-State Circuits, vol. 57, no. 7, pp. 1968-1981, July 2022
    [39] C. -N. Chen, T. -Y. Kuo and H. Wang, "A 20-43 GHz Low Noise GaAs Downconverter with Gbps Data-Links for Full 5G K/Ka-Band Backhauls," 2020 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), 2020, pp. 235-237
    [40] S. S. H. Hsu, P. -Y. Wang, P. -C. Su, M. -C. Chou, Y. -C. Chang and D. -C. Chang, "Design of Ku/Ka band down-converter front-end for digital broadcast satellite receivers," 2015 IEEE International Wireless Symposium (IWS 2015), 2015, pp. 1-4
    [41] Y. Wang, J. Cui, R. Zhang and W. Sheng, "Fully differential Ultra-wideband LNA-Mixer for K to Ka Band receiver in 45nm CMOS SOI technology," 2019 IEEE Asia-Pacific Microwave Conference (APMC), 2019, pp. 16-18
    [42] 黃柏智,微波及毫米波射頻端靜電放電保護電路及毫米波多疊接低雜訊放大器之研究,國立臺灣大學電機資訊學院電信工程學研究所博士論文,2010年

    下載圖示
    QR CODE